Part Number Hot Search : 
FJN4307R 5TRPB UPA1476H G208I 00BZXI LM317E3 1N4971US SAS580
Product Description
Full Text Search
 

To Download ADVFC32-17 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. b information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. a advfc32 one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781/329-4700 world wide web site: http://www.analog.com fax: 781/326-8703 ? analog devices, inc., 2000 voltage-to-frequency and frequency-to-voltage converter features high linearity  0.01% max at 10 khz fs  0.05% max at 100 khz fs  0.2% max at 500 khz fs output ttl/cmos-compatible v/f or f/v conversion 6 decade dynamic range voltage or current input reliable monolithic construction mil-std-883-compliant versions available pin configuration (top view) n-14 package h-10a package product description the industry standard advfc32 is a low cost monolithic voltage-to-frequency (v/f) converter or frequency-to-voltage (f/v) converter with good linearity (0.01% max error at 10 khz) and operating frequency up to 0.5 mhz. in the v/f configuration, positive or negative input voltages or currents can be converted to a proportional frequency using only a few external compo- nents. for f/v conversion, the same components are used with a simple biasing network to accommodate a wide range of input logic levels. ttl or cmos compatibility is achieved in the v/f operating mode using an open collector frequency output. the pull-up resistor can be connected to voltages up to 30 volts, or to 15 v or 5 v for conventional cmos or ttl logic levels. this resis- tor should be chosen to limit current through the open collector output to 8 ma. a larger resistance can be used if driving a high impedance load. input offset drift is only 3 ppm of full scale per c, and full- scale calibration drift is held to a maximum of 100 ppm/ c (advfc32bh) due to a low t.c. zener diode. the advfc32 is available in commercial, industrial, and extended temperature grades. the commercial grade is pack- aged in a 14-lead plastic dip while the two wider temperature range parts are packaged in hermetically sealed 10-lead cans. product highlights 1. the advfc32 uses a charge balancing circuit technique (see functional block diagram) which is well suited to high accuracy voltage-to-frequency conversion. the full-scale operating frequency is determined by only one precision resistor and capacitor. the tolerance of other support compo- nents (including the integration capacitor) is not critical. inexpensive 20% resistors and capacitors can be used with- out affecting linearity or temperature drift. 2. the advfc32 is easily configured to satisfy a wide range of system requirements. input voltage scaling is set by selecting the input resistor which sets the input current to 0.25 ma at the maximum input voltage. 3. the same components used for v/f conversion can also be used for f/v conversion by adding a simple logic biasing network and reconfiguring the advfc32. 4. the advfc32 is intended as a pin-for-pin replacement for vfc32 devices from other manufacturers. 5. the advfc32 is available in versions compliant with mil- std-883. refer to the analog devices military products databook or current advfc32/883b data sheet for detailed specifications.
advfc32* product page quick links last content update: 02/23/2017 comparable parts view a parametric search of comparable parts. documentation application notes ? an-276: analog to digital conversion by using v/f converters data sheet ? advfc32: low cost monolithic v/f converter or f/v converter data sheet design resources ? advfc32 material declaration ? pcn-pdn information ? quality and reliability ? symbols and footprints discussions view all advfc32 engineerzone discussions. sample and buy visit the product page to see pricing options. technical support submit a technical question or find your regional support number. document feedback submit feedback for this data sheet. this page is dynamically generated by analog devices, inc., and inserted into this data sheet. a dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. this dynamic page may be frequently modified.
rev. b C2C advfc32?pecifications (typical @ 25  c with v s =  15 v unless otherwise noted.) advfc32k advfc32b advfc32s model min typ max min typ max min typ max unit dynamic performance full-scale frequency range 0 500 0 500 0 500 khz nonlinearity 1 f max = 10 khz ?.01 0.01 ?.01 +0.01 ?.01 +0.01 % f max = 100 khz ?.05 +0.05 ?.05 +0.05 ?.05 +0.05 % f max = 0.5 mhz ?.20 0.05 +0.20 ?.20 0.05 +0.20 ?.20 0.05 +0.20 % full-scale calibration error (adjustable to zero) 5 5 5% vs. supply (full-scale frequency = 100 khz) ?.015 +0.015 ?.015 +0.015 ?.015 +0.015 % of fsr% vs. temperature (full-scale frequency = 10 khz) 75 ?00 +100 +150 +150 ppm/ c dynamic response maximum settling time for full scale step input 1 pulse of new frequency plus 1 s 1 pulse of new frequency plus 1 s 1 pulse of new frequency plus 1 s overload recovery time 1 pulse of new frequency plus 1 s 1 pulse of new frequency plus 1 s 1 pulse of new frequency plus 1 s analog input amplifier (v/f conversion) current input range 0 0.25 0 0.25 0 0.25 ma voltage input range 0 ?0 0 ?0 0 ?0 v 2 0.25 0.25 0.25 ma r in 3 r in 3 r in 3 differential impedance 300 k ?|| 10 pf 2 m ?|| 10 pf 300 k ?|| 10 pf 2 m ?|| 10 pf 300 k ?|| 10 pf 2 m ?|| 10 pf common-mode impedance 300 m ?|| 3 pf 750 m ?|| 3 pf 300 m ?|| 3 pf 750 m ?|| 10 pf 300 m ?|| 3 pf 750 m ?|| 10 pf input bias current noninverting input 40 250 40 250 40 250 na inverting input ?00 8 +100 ?00 8 +100 ?00 8 +100 na input offset voltage (trimmable to zero) 2, 3 444 mv vs. temperature (t min to t max )30 30 30 v/ c safe input voltage v s v s v s comparator (f/v conversion) logic ??level ? s ?.6 ? s ?.6 ? s ?.6 v logic ??level 1 +v s 1+v s 1+v s v pulse width range 4 0.1 0.15/f max 0.1 0.15/f max 0.1 0.15/f max s input impedance 50 k ?|| 10 pf 250 k ? 50 k ?|| 10 pf 250 k ? 50 k ?|| 10 pf 250 k ? open collector output (v/f conversion) output voltage in logic ? i sink = 8 ma 0.4 0.4 0.4 v output leakage current in logic ? 111 a voltage range 0 30 0 30 0 30 v fall times (load = 500 pf and i sink = 5 ma) 400 400 400 ns amplifier output (f/v conversion) voltage range (0 ma i o 7 ma) 0 10 0 10 0 10 v source current (0 v o 7 v) 10 10 10 ma capacitive load (without oscillation) 100 100 100 pf closed loop output impedance 1 1 1 ? power supply rated voltage 15 15 15 v voltage range 9 18 9 18 9 18 v quiescent current 6 8 6 8 6 8 ma temperature range specified range 0 +70 ?5 +85 ?5 +125 c operating range ?5 +85 ?5 +125 ?5 +125 c storage ?5 +85 ?5 +150 ?5 +150 c package options plastic dip (n-14) advfc32kn to?00 (h-10a) advfc32bh advfc32sh notes 1 nonlinearity defined as deviation from a straight line from zero to full scale, expressed as a percentage of full scale. 2 see figure 3. 3 see figure 1. 4 f max expressed in units of mhz. specifications shown in boldface are tested on all production units at final electrical test. results from those tests are used to calculate outgoing quality l evels. all min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. specifications subject to change without notice.
rev. b C3C advfc32 unipolar v/f, positive input voltage when operated as a v/f converter, the transformation from voltage to frequency is based on a comparison of input signal magnitude to the 1 ma internal current source. a more complete understanding of the advfc32 requires a close examination of the internal circuitry of this part. consider the operation of the advfc32 when connected as shown in figure 1. at the start of a cycle, a current proportional to the figure 1. connection diagram for v/f conversion, positive input voltage input voltage flows through r3 and r1 to charge integration capacitor c2. as charge builds up on c2, the output voltage of the input amplifier decreases. when the amplifier output volt- age (pin 13) crosses ground (see figure 2 at time t 1 ), the comparator triggers a one shot whose time period is determined by capacitor c1. specifically, the one shot time period (in nano- seconds) is: t os ? ( c l + 44 pf ) 6.7 k ? figure 2. voltage-to-frequency conversion waveforms during this period, a current of (1 ma ?i in ) flows out of the integration capacitor. the total amount of charge depleted during one cycle is, therefore (1 ma ?i in ) t os . this charge is replaced during the remainder of the cycle to return the integra- tor to its original voltage. since the charge taken out of c2 is equal to the charge that is put on c2 every cycle, ( 1 ma ?i in ) t os = i in 1 f out t os ? ? ? ? ? ? or, rearranging terms, f out = i in 1 ma t os the complete transfer equation can now be derived by substi- tuting i in = v in /r in and the equation relating c1 and t os . the final equation describing advfc32 operation is: v ii n / r in 1 ma c 1 + 44 pf () 6.7 k ? components should be selected to optimize performance over the desired input voltage and output frequency range using the equations listed below: 3.7 10 7 pf / sec f out fs 44 pf c 2 = 10 4 farads / sec f out fs 1000 pf minimum () r in = v in fs 0.25 ma r 2 + v logic 8 ma both r in and c 1 should have very low temperature coefficients as changes in their values will result in a proportionate change in the v/f transfer function. other component values and tem- perature coefficients are not critical. table i. suggested values for c 1 , r in and c 2 v in fs f out fs c 1 r in c 2 1 v 10 khz 3650 pf 4.0 k ? 0.01 f 10 v 10 khz 3650 pf 40 k ? 0.01 f 1 v 100 khz 330 pf 4.0 k ? 1000 pf 10 v 100 khz 330 pf 40 k ? 1000 pf ordering guide part gain tempco temp range package number 1 ppm/  c  c option advfc32kn 75 typ 0 to 70 14-pin plastic dip advfc32bh 100 max 25 to +85 to-100 advfc32sh 150 max 55 to +125 to-100 note 1 for details on grade and package offerings screened in accordance with mil-std-883, refer to the analog devices military products databook or current advfc32/883b data sheet. caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge without detection. although the advfc32 features proprietary esd protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality. warning! esd sensitive device
rev. b advfc32 C4C input resistance r in is composed of a fixed resistor (r1) and a variable resistor (r3) to allow for initial gain error compensa tion. to cover all possible situations, r3 should be 20% of r in , and r1 should be 90% of r in . this allows a 10% gain adjustment to compensate for the advfc32 full-scale error and the toler- ance of c1. if more accurate initial offset is required, the circuit of r4 and r5 can be added. r5 can have a value between 10 k ? and 100 k ? , and r4 should be approximately 10 m ? . the amount of current required to trim zero offset will be relatively small, so the temperature coefficients of these resistors are not critical. if large offsets are added using this circuit, temperature drift of both of these resistors is much more important. bipolar v/f by adding another resistor from pin 1 (pin 2 of to-100 can) to a stable positive voltage, the advfc32 can be operated with a bipolar input voltage. for example, an 80 k ? resistor to 10 v causes an additional current of 0.125 ma to flow into the inte- grator so that the net current flow to the integrator is positive even for negative input voltages. at negative full-scale input voltage, 0.125 ma will flow into the integrator from v in cancel- ling out the 0.125 ma from the offset resistor, resulting in an output frequency of zero. at positive full scale, the sum of the two currents will be 0.25 ma and the output will be at its maxi- mum frequency. unipolar v/f, negative input voltage figure 3 shows the connection diagram for v/f conversion of negative input voltages. in this configuration full-scale output frequency occurs at negative full-scale input, and zero output frequency corresponds to zero input voltage. figure 3. connection diagram for v/f conversion, negative input voltage a very high impedance signal source may be used since it only drive the noninverting integrator input. typical input imped- ance at this terminal is 250 m ? or higher. for v/f conversion of positive input signals the signal generator must be able to source 0.25 ma to properly drive the advfc32, but for nega- tive v/f conversion the 0.25 ma integration current is drawn from ground through r1 and r3. circuit operation for negative input voltages is very similar to positive input unipolar conversion described in the previous section. for best operating results use component equations listed in that section. f/v conversion although the mathematics of f/v conversion can be very com- plex, the basic principle is easy to understand. figure 4 shows the connection diagram for f/v conversion with ttl input logic levels. each time the input signal crosses the comparator threshold going negative, the one shot is activated and switches 1 ma into the integrator input for a measured time period (determined by c1). as the frequency increases, the amount of charge injected into the integration capacitor increases propor- tionately. the voltage across the integration capacitor is stabilized when the leakage current through r1 and r3 equals the average current being switched into the integrator. the net result of these two effects is an average output voltage which is propor- tional to the input frequency. optimum performance can be obtained by selecting components using the same guidelines and equations listed in the v/f conversion section. figure 4. connection diagram for f/v conversion, ttl input decoupling decoupling power supplies at the device is good practice in any system, but absolutely imperative in high resolution applica- tions. for the advfc32, it is important to remember where the voltage transients and ground currents flow. for example, the current drawn through the output pull-down transistor originates from the logic supply, and is directed to ground through pin 11 (pin 8 of to-100). therefore, the logic supply should be decoupled near the advfc32 to provide a low im- pedance return path for switching transients. also, if there is a separate digital ground it should be connected to the analog ground at the advfc32. this will prevent ground offsets that could be created by directing the full 8 ma output current into the analog ground, and subsequently back to the logic supply. although some circuits may operate satisfactorily with the power supplies decoupled at only one location on each board, this practice is not recommended for the advfc32. for best results, each supply should be decoupled with 0.1 f capacitor at the advfc32. in addition, a larger board level decoupling capaci- tor of 1 f to 10 f should be located relatively close to the advfc32 on each power supply. component temperature coefficients the drift specifications of the advfc32 do not include tem- perature effects of any of the supporting resistors or capacitors. the drift of the input resistors r1 and r3 and the timing capaci- tor c1 directly affect the overall temperature stability. in the
rev. b advfc32 C5C application of figure 2, a 10 ppm/ c input resistor used with a 100 ppm/ c capacitor may result in a maximum overall circuit gain drift of: 100 ppm/ c (advfc32bh) + 100 ppm/ c (c1) + 10 ppm/ c (r in ) = 210 ppm/ c although r in and c1 have the most pronounced effect on tem- perature stability, the offset circuit of resistors r4 and r5 may also have a slight effect on the offset temperature drift of the circuit. the offset will change with variations in the resistance of r4 and supply voltage changes. in most applications the offset adjustment is very small, and the offset drift attributable to this circuit will be negligible. in the bipolar mode, however, both the positive reference and the resistor used to offset the signal range will have a pronounced effect on offset drift. a high quality refer- ence and resistor should be used to minimize offset drift errors. other circuit components do not directly influence temperature performance as long as their actual values are not so different from nominal value as to preclude operation. this includes integration capacitor c2. a change in the capacitance value of c2 results in a different rate of voltage change across c2, but this is compensated by an equal effect when c2 is discharged by the switched 1 ma current source so that no net effect occurs. the temperature effects of the components described above are the same when the advfc32 is configured for negative or bipolar input ranges, or f/v conversion. other circuit considerations the input amplifier connected to pins 1, 13, and 14 is not a standard operational amplifier. although it operates like an op amp in most applications, two key differences should be noted. first, the bias current of the positive input is typically 40 na while the bias current of the inverting input is 8 na. therefore, any attempt to cancel input offset voltage due to bias currents by matching input resistors will create worse offsets. second, the output of this amplifier will sink only 1 ma, even though it will source as much as 10 ma. when used in the f/v mode, the amplifier must be buffered if large sink currents are required. microprocessor operated a/d converter with the addition of a few external components the advfc32 can be used as a 10 v a/d microprocessor front end. although the nonlinearity of the advfc32 is only 0.05% maximum (0.01% typ), the resolution is much higher, allowing it to be used in 16-bit measurement and control systems where a mono- tonic transfer function is essential. the resolution of the circuit shown in figure 5 is dependent on the amount of time allowed to count the advfc32 frequency output. using a full-scale frequency of 100 khz, an 8-bit conversion can be made in about 10 ms, and a 2 second time period allows a 16-bit measurement, including offset and gain calibration cycles. as shown in figure 5, the input signal is selected via the ad7590 input multiplexer. positive and negative references as well as a ground input are provided to calibrate the a/d. this is very important in systems subject to moderate or extreme temperature changes since the gain temperature coefficient of the advfc32 is as high as 150 ppm/ c. by using the calibration cycles, the a/d conversion will be as accurate as the references provided. the ad542 following the input multiplexer provides a high impedance input (10 12 ohms) and buffers the switch resistance from the relatively low impedance advfc32 input. if higher linearity is required, the advfc32 can be operated at 10 khz, but this will require a proportionately longer conversion time. conversely, the conversion time can be decreased at the expense of nonlinearity by increasing the maximum frequency to as high as 500 khz. high noise immunity, high cmrr analog data link in many applications, a signal must be sensed at a remote site and sent through a very noisy environment to a central location for further processing. in these cases, even a shielded cable may not protect the signal from noise pickup. the circuit of figure 6 provides a solution in these cases. due to the optocoupler and voltage-to-frequency conversion, this data link is extremely insensitive to noise and common-mode voltage interference. for even more protection, an optical fiber link substituted for the hcpl2630 will provide common-mode rejection of more than several hundred kilovolts and virtually total immunity to electrical noise. for most applications, however, the frequency modulated signal has sufficient noise immunity without using an optical fiber link, and the optocoupler provides common-mode isolation up to 3000 v dc. figure 5. high resolution, self-calibrating, microprocessor operated a/d converter
rev. b C6C c00443cC0C11/00 (rev. b) printed in u.s.a. advfc32 figure 6. high noise immunity data link outline dimensions dimensions shown in inches and (mm). 14-lead plastic dip (n-14) 14 17 8 pin 1 0.795 (20.19) 0.725 (18.42) 0.280 (7.11) 0.240 (6.10) 0.100 (2.54) bsc seating plane 0.060 (1.52) 0.015 (0.38) 0.210 (5.33) max 0.022 (0.558) 0.014 (0.356) 0.160 (4.06) 0.115 (2.93) 0.070 (1.77) 0.045 (1.15) 0.130 (3.30) min 0.195 (4.95) 0.115 (2.93) 0.015 (0.381) 0.008 (0.204) 0.325 (8.25) 0.300 (7.62) to-100 (h-10a) 0.250 (6.35) min 0.750 (19.05) 0.500 (12.70) 0.185 (4.70) 0.165 (4.19) reference plane 0.050 (1.27) max 0.019 (0.48) 0.016 (0.41) 0.021 (0.53) 0.016 (0.41) 0.045 (1.14) 0.010 (0.25) 0.040 (1.02) max base & seating plane 0.335 (8.51) 0.305 (7.75) 0.370 (9.40) 0.335 (8.51) 1 0.034 (0.86) 0.027 (0.69) 0.045 (1.14) 0.027 (0.69) 0.160 (4.06) 0.110 (2.79) 6 2 8 7 5 4 3 0.115 (2.92) bsc 9 10 0.230 (5.84) bsc 36?bsc the data link input voltage is changed in a frequency modulated signal by the first advfc32. a 42.2 k ? input resistor and a 100 k ? offset resistor set the scaling so that a 0 v input signal corresponds to 50 khz, and a 10 v input results in the maximum output frequency of 500 khz. a high frequency optocoupler is then used to transmit the signal across any common-mode volt- age potentials to the receiving advfc32. the optocoupler is not necessary in systems where common-mode noise is either very small or a constant low level dc voltage. in systems where common-mode voltage may present a problem, the connection between the two locations should be through the optocoupler; no power or ground connections need to be made. the output of the optocoupler drives an advfc32 hooked up in the f/v configuration. since the reconstructed signal at pin 10 has a considerable amount of carrier feedthrough, it is desir- able to filter out any frequencies in the carrier range of 50 khz to 500 khz. the frequency response of the f/v converter is only 3 khz due to the pole made by the integrator, so a second 3 khz filter will not significantly limit the bandwidth. with the simple one pole filter shown in figure 6, the input to output 3 db point is approximately 2 khz, and the output noise is less than 15 mv. if a lower output impedance drive is needed, a two-pole active filter is recommended as an output stage. although the f/v conversion technique used in this circuit is quite simple, it is also very limited in terms of its frequency response and output ripple. the frequency response is limited by the integrator time constant and while it is possible to decrease that time constant, either signal range or output ripple must be sacrificed. the performance of the circuit of figure 6 is shown in the photograph below. the top trace is the input signal, the middle trace is the frequency-modulated signal at the opto- coupler s output, and the bottom trace is the recovered signal at the output of the f/v converter.


▲Up To Search▲   

 
Price & Availability of ADVFC32-17

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X